# AD7523, AD7533 August 1997 # 8-Bit, Multiplying D/A Converters # Features - 8-Bit, 9-Bit and 10-Bit Linearity - Low Gain and Linearity Temperature Coefficients - Full Temperature Range Operation - Static Discharge Input Protection - TTL/CMOS Compatible - Supply Range.....+5V to +15V - Fast Settling Time at 25°C ...... 150ns (Max) - Four Quadrant Multiplication - AD7533 Direct AD7520 Equivalent # Description The AD7523 and AD7533 are monolithic, low cost, high performance, 8-bit and 10-bit accurate, multiplying digital-to-analog converter (DAC), in a 16 pin DIP. Intersil' thin film resistors on CMOS circuitry provide 10-bit resolution (8-bit, 9-bit and 10-bit accuracy), with TTL/CMOS compatible operation. The AD7523 and AD7533s accurate four quadrant multiplication, full military temperature range operation, full input protection from damage due to static discharge by clamps to V+ and GND, and very low power dissipation make it a very versatile converter. Low noise audio gain controls, motor speed controls, digitally controlled gain and digital attenuators are a few of the wide range of applications of the AD7523 and AD7533. # Ordering Information | PART NUMBER | LINEARITY (INL, DNL) | TEMP. RANGE (°C) | PACKAGE | PKG. NO. | |--------------------|----------------------|------------------|------------|----------| | AD7523JN, AD7533JN | 0.2% (8-Bit) | 0 to 70 | 16 Ld PDIP | E16.3 | | AD7523KN, AD7533KN | 0.1% (9-Bit) | 0 to 70 | 16 Ld PDIP | E16.3 | | AD7523LN, AD7533LN | 0.05% (10-Bit) | 0 to 70 | 16 Ld PDIP | E16.3 | ## **Pinout** #### NOTE: 1. NC for AD7523 only. # Functional Block Diagram NOTE: Switches shown for digital inputs "High" # AD7523, AD7533 $\theta_{JA}$ (oC/W) #### **Thermal Information Absolute Maximum Ratings** Supply Voltage (V+ to GND).....+17V Thermal Resistance (Typical, Note 1) V<sub>REF</sub>.....±25V Digital Input Voltage Range . . . . . . . . . . . . . . . . . . V+ to GND Maximum Junction Temperature (Plastic Package) . . . . . . . . 150°C Output Voltage Compliance . . . . . . . . -100mV to V+ Maximum Storage Temperature . . . . . . . . . . -65°C to 150°C Maximum Lead Temperature (Soldering 10s).....300°C **Operating Conditions** Temperature Range CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. **Electrical Specifications** V+ = +15V, $V_{REF} = +10V$ , $V_{OUT1} = V_{OUT2} = 0V$ , Unless Otherwise Specified | | | | AD7523 | | | AD7533 | | | | | | |----------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------|------------------|-------|--------------------|--------|------------------|--------|-------------------|--------|-------------------------------| | | | | T <sub>A</sub> 2 | 25°C | T <sub>A</sub> MII | N-MAX | T <sub>A</sub> : | 25°C | T <sub>A</sub> MI | N-MAX | İ | | PARAMETER | | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | SYSTEM PERFORMAN | ICE | | | | | | | • | | ! | | | Resolution | | | 8 | - | 8 | - | 10 | - | 10 | - | Bits | | Nonlinearity J | J | -10V ≤ V <sub>REF</sub> ≤ +10V<br>V <sub>OUT1</sub> = V <sub>OUT2</sub> = 0V | - | ±0.2 | - | ±0.2 | - | ±0.2 | - | ±0.2 | % of<br>FSR | | | K, T | (Notes 2, 3, 6) | - | ±0.1 | - | ±0.1 | - | ±0.1 | - | ±0.1 | % of<br>FSR | | L | L | | - | ±0.05 | - | ±0.05 | - | ±0.05 | - | ±0.05 | % of<br>FSR | | Monotonicity | | | | Guara | inteed | • | | Guara | inteed | | | | Gain Error | | All Digital Inputs High (Note 3) | - | ±1.5 | - | ±1.8 | - | ±1.4 | - | ±1.8 | % of<br>FSR | | Nonlinearity Tempco | | -10V ≤ V <sub>REF</sub> ≤ + 10V<br>(Notes 3, 4) | - | ±2 | - | ±2 | - | ±2 | - | ±2 | ppm of<br>FSR/ <sup>o</sup> C | | Gain Error Tempco | | | - | ±10 | - | ±10 | - | ±10 | - | ±10 | ppm of<br>FSR/ <sup>o</sup> C | | Output Leakage Current (Either Output) | | $V_{OUT1} = V_{OUT2} = 0$ | - | ±50 | - | ±200 | - | ±50 | - | ±200 | nA | | DYNAMIC CHARACTE | RISTICS | 5 | | | | | | | | | • | | Power Supply Rejection | | V+ = 14.0V to 15.0V<br>(Note 3) | - | ±0.02 | - | ±0.03 | - | ±0.005 | - | ±0.008 | % of<br>FSR/%<br>of ΔV+ | | Output Current Settling | Time | To 0.2% of FSR,<br>R <sub>L</sub> = $100\Omega$ (Note 4) | - | 150 | - | 200 | - | 600 | - | 800 | ns | | Feedthrough Error | | V <sub>REF</sub> = 20V <sub>P-P</sub> , 200kHz<br>Sine Wave, All Digital<br>Inputs Low (Note 4) | - | ±1/2 | - | ±1 | - | ±0.05 | - | ±0.1 | LSB | | REFERENCE INPUTS | | , | | | | | | | | - | | | Input Resistance (Pin 15 | 5) | All Digital Inputs High | 5 | - | 5 | - | 5 | - | 5 | - | kΩ | | | I <sub>OUT1</sub> at Ground (Note 4) | - | 20 | - | 20 | - | 20 | - | 20 | kΩ | | | Temperature Coefficient | | ] | - | -500 | - | -500 | - | -300 | - | -300 | ppm/ <sup>o</sup> C | **Electrical Specifications** V+ = +15V, $V_{REF} = +10V$ , $V_{OUT1} = V_{OUT2} = 0V$ , Unless Otherwise Specified (Continued) | | | | | AD7 | 7523 | | | AD7 | 7533 | | | |-------------------------|-------------------|-----------------------------------------------------------------|----------------------|------|--------------------|-------|------------------|------|--------------------|-------|-------| | | | | T <sub>A</sub> 2 | 25°C | T <sub>A</sub> MII | N-MAX | T <sub>A</sub> 2 | 25°C | T <sub>A</sub> MII | N-MAX | 1 | | PARAMETER | | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | МАХ | MIN | MAX | UNITS | | ANALOG OUTPUT | | | _ | | | | | | - | | | | Output Capacitance | C <sub>OUT1</sub> | All Digital Inputs High | - | 100 | - | 100 | - | 100 | - | 100 | pF | | | C <sub>OUT2</sub> | (Note 4) | - | 30 | - | 30 | - | 35 | - | 35 | pF | | | C <sub>OUT1</sub> | All Digital Inputs Low | - | 30 | - | 30 | - | 35 | - | 35 | pF | | | C <sub>OUT2</sub> | (Note 4) | - | 100 | - | 100 | - | 100 | - | 100 | pF | | DIGITAL INPUTS | | | | | | | | | | | | | Low State Threshold, V | IL | | - | 0.8 | - | 0.8 | - | 0.8 | - | 0.8 | ٧ | | High State Threshold, V | 'IH | | 2,4 | - | 2,4 | - | 2.4 | - | 2.4 | - | V | | Input Current (Low or H | igh), | V <sub>IN</sub> = 0V or + 15V | - | ±1 | - | ±1 | - | ±1 | - | ±1 | μА | | Input Coding S | | See Tables 1 and 3 | Binary/Offset Binary | | Binary/Off | | fset Binary | | | | | | Input Capacitance | | (Note 4) | - | 4 | - | 4 | - | 4 | - | 4 | pF | | POWER SUPPLY CHA | RACTER | RISTICS | | • | | | | | | • | | | Power Supply Voltage F | Range | (Note 6) | +5 to +16 | | +5 to +16 | | | V | | | | | l+ | | All Digital Inputs High or<br>Low (Excluding Ladder<br>Network) | - | 2 | - | 2.5 | - | 2 | - | 2.5 | mA | #### NOTES: - 2. Full Scale Range (FSR) is 10V for unipolar and ±10V for bipolar modes. - 3. Using internal feedback resistor, RFEEDBACK. - 4. Guaranteed by design or characterization and not production tested. - 5. Accuracy not guaranteed unless outputs at ground potential. - 6. Accuracy is tested and guaranteed at V+ = +15V, only. # **Definition of Terms** **Nonlinearity:** Error contributed by deviation of the DAC transfer function from a "best straight line" through the actual plot of transfer function. Normally expressed as a percentage of full scale range or in (sub)multiples of 1 LSB. **Resolution:** It is addressing the smallest distinct analog output change that a D/A converter can produce. It is commonly expressed as the number of converter bits. A converter with resolution of n bits can resolve output changes of 2<sup>-N</sup> of the full-scale range, e.g., 2<sup>-N</sup> V<sub>REF</sub> for a unipolar conversion. Resolution by no means implies linearity. **Settling Time:** Time required for the output of a DAC to settle to within specified error band around its final value (e.g., $^1/_2$ LSB) for a given digital input change, i.e., all digital inputs LOW to HIGH and HIGH to LOW. **Gain Error:** The difference between actual and ideal analog output values at full-scale range, i.e., all digital inputs at HIGH state. It is expressed as a percentage of full scale range or in (sub)multiples of 1 LSB. **Feedthrough Error:** Error caused by capacitive coupling from $V_{REF}$ to $I_{OUT1}$ with all digital inputs LOW. Output Capacitance: Capacitance from $I_{\mbox{\scriptsize OUT1}},$ and $I_{\mbox{\scriptsize OUT2}}$ terminals to ground. $\begin{array}{lll} \textbf{Output} & \textbf{Leakage} & \textbf{Current:} & \textbf{Current} & \textbf{which} & \textbf{appears} & \textbf{on} \\ \textbf{I}_{OUT1}, & \textbf{terminal when all digital inputs are LOW or on I}_{OUT2} \\ \textbf{terminal when all digital inputs are HIGH.} \end{array}$ For further information on the use of this device, see the following Application Notes: | NOTE # | DESCRIPTION | AnswerFAX<br>DOC. # | |--------|----------------------------------------------------------------|---------------------| | AN002 | "Principles of Data Acquisition and Conversion" | 9002 | | AN018 | "Do's and Don'ts of Applying A/D Converters" | 9018 | | AN042 | "Interpretation of Data Conversion<br>Accuracy Specifications" | 9042 | # **Detailed Description** The AD7523 and AD7533 are monolithic multiplying D/A converters. A highly stable thin film R-2R resistor ladder network and NMOS SPDT switches form the basis of the converter circuit, CMOS level shifters permit low power TTL/CMOS compatible operation. An external voltage or current reference and an operational amplifier are all that is required for most voltage output applications. A simplified equivalent circuit of the DAC is shown in the Functional Diagram. The NMOS SPDT switches steer the ladder leg currents between $I_{OUT1}$ and $I_{OUT2}$ buses which must be held at ground potential. This configuration maintains a constant current in each ladder leg independent of the input code. Converter errors are further reduced by using separate metal interconnections between the major bits and the outputs. Use of high threshold switches reduce offset (leakage) errors to a negligible level. The level shifter circuits are comprised of three inverters with positive feedback from the output of the second to the first, see Figure 1. This configuration results in TTL/CMOS compatible operation over the full military temperature range. With the ladder SPDT switches driven by the level shifter, each switch is binarily weighted for an ON resistance proportional to the respective ladder leg current. This assures a constant voltage drop across each switch, creating equipotential terminations for the 2R ladder resistors and high accurate leg currents. FIGURE 1. CMOS SWITCH # Typical Applications # Unipolar Binary Operation - AD7523 (8-Bit DAC) The circuit configuration for operating the AD7523 in unipolar mode is shown in Figure 2. With positive and negative V<sub>REF</sub> values the circuit is capable of 2-Quadrant multiplication. The "Digital Input Code/Analog Output Value" table for unipolar mode is given in Table 1. #### NOTES: - 1. R1 and R2 used only if gain adjustment is required. - 2. CF1 protects AD7523 and AD7533 against negative transients. #### FIGURE 2. UNIPOLAR BINARY OPERATION **TABLE 1. UNIPOLAR BINARY CODE - AD7523** | DIGITAL INPUT<br>MSB LSB | ANALOG OUTPUT | |--------------------------|-------------------------------------------------------------| | 11111111 | $-V_{REF}\left(\frac{255}{256}\right)$ | | 10000001 | $-V_{REF}(\frac{129}{256})$ | | 10000000 | $-V_{REF}\left(\frac{128}{256}\right) = -\frac{V_{REF}}{2}$ | | 01111111 | $-V_{REF}\left(\frac{127}{256}\right)$ | | 0000001 | $-V_{REF}\left(\frac{1}{256}\right)$ | | 00000000 | $-V_{REF}\left(\frac{0}{256}\right) = 0$ | #### NOTE: 1. 1 LSB = $$(2^{-8})(V_{REF}) = (\frac{1}{256})(V_{REF})$$ . #### Zero Offset Adjustment - 1. Connect all digital inputs to GND. - 2. Adjust the offset zero adjust trimpot of the output operational amplifier for 0V $\pm 1$ mV (Max) at V<sub>OUT</sub>. ## **Gain Adjustment** - 1. Connect all digital inputs to V+. - 2. Monitor $V_{OLIT}$ for a $-V_{RFF}$ (1<sup>1</sup>/<sub>2</sub><sup>8</sup>) reading. - 3. To increase $V_{OUT}$ , connect a series resistor, R2, (0 $\Omega$ to 250 $\Omega$ ) in the $I_{OUT1}$ amplifier feedback loop. - 4. To decrease $V_{OUT}$ , connect a series resistor, R1, $(0\Omega$ to $250\Omega)$ between the reference voltage and the $V_{REF}$ terminal #### Unipolar Binary Operation - AD7533 (10-Bit DAC) The circuit configuration for operating the AD7533 in unipolar mode is shown in Figure 2. With positive and negative V<sub>REF</sub> values the circuit is capable of 2-Quadrant multiplication. The "Digital Input Code/Analog Output Value" table for unipolar mode is given in Table 2. **TABLE 2. UNIPOLAR BINARY CODE - AD7533** | DIGITAL INPUT<br>MSB LSB | (NOTE 1) NOMINAL ANALOG OUTPUT | |--------------------------|--------------------------------------------------------------| | 1111111111 | $-V_{REF}\left(\frac{1023}{1024}\right)$ | | 100000001 | $-V_{REF}\left(\frac{513}{1024}\right)$ | | 100000000 | $-V_{REF}\left(\frac{512}{1024}\right) = -\frac{V_{REF}}{2}$ | | 0111111111 | $-V_{REF}\left(\frac{511}{1024}\right)$ | | 000000001 | $-V_{REF}\left(\frac{1}{1024}\right)$ | | 0000000000 | $-V_{REF}\left(\frac{0}{1024}\right) = 0$ | #### NOTES: - 1. VOLIT as shown in the Functional Diagram. - 2. Nominal Full Scale for the circuit of Figure 2 is given by: $$FS = -V_{REF} \left( \frac{1023}{1024} \right)$$ 3. Nominal LSB magnitude for the circuit of Figure 2 is given by: LSB = $$V_{REF} \left( \frac{1}{1024} \right)$$ . #### **Zero Offset Adjustment** - 1. Connect all digital inputs to GND. - 2. Adjust the offset zero adjust trimpot of the output operational amplifier for 0V $\pm$ 1mV (Max) at V<sub>OUT</sub>. #### **Gain Adjustment** - 1. Connect all digital inputs to V+. - 2. Monitor V<sub>OUT</sub> for a -V<sub>REF</sub> (1 1/2<sup>10</sup>) reading. - 3. To increase $V_{OUT}$ , connect a series resistor, R2, (0 $\Omega$ to 250 $\Omega$ ) in the $I_{OUT1}$ amplifier feedback loop. - 4. To decrease $V_{OUT}$ , connect a series resistor, R1, $(0\Omega$ to $250\Omega)$ between the reference voltage and the $V_{REF}$ terminal. ## **Bipolar (Offset Binary) Operation - AD7523** The circuit configuration for operating the AD7523 in the bipolar mode is given in Figure 3. Using offset binary digital input codes and positive and negative reference voltage values, Four-Quadrant multiplication can be realized. The "Digital Input Code/Analog Output Value" table for bipolar mode is given in Table 3.) A "Logic 1" input at any digital input forces the corresponding ladder switch to steer the bit current to $I_{OUT1}$ bus. A "Logic 0" input forces the bit current to $I_{OUT2}$ bus. For any code the $I_{OUT1}$ and $I_{OUT2}$ bus currents are complements of one another. The current amplifier at $I_{OUT2}$ changes the polarity of $I_{OUT2}$ current and the transconductance amplifier at $I_{OUT}$ output sums the two currents. This configuration doubles the output range. The difference current resulting at zero offset binary code, (MSB = "Logic 1", all other bits = "Logic 0"), is corrected by suing an external resistor, (10M $\Omega$ ), from $V_{REF}$ to $I_{OUT2}$ (Figure 3). TABLE 3. BIPOLAR (OFFSET BINARY) CODE - AD7523 | DIGITAL INPUT<br>MSB LSB | ANALOG OUTPUT | |--------------------------|----------------------------------------| | 11111111 | $-V_{REF}\left(\frac{127}{128}\right)$ | | 10000001 | $-V_{REF}\left(\frac{1}{128}\right)$ | | 10000000 | 0 | | 01111111 | $+V_{REF}\left(\frac{1}{128}\right)$ | | 00000001 | $+V_{REF}(\frac{127}{128})$ | | 00000000 | $+V_{REF}(\frac{128}{128})$ | NOTE: 1. $$1 LSB = (2^{-7})(V_{REF}) = (\frac{1}{128})(V_{REF}).$$ FIGURE 3. BIPOLAR OPERATION (4-QUADRANT MULTIPLICATION) #### Offset Adjustment - 1. Adjust V<sub>REF</sub> to approximately +10V. - 2. Connect all digital inputs to "Logic 1". - 3. Adjust $I_{OUT2}$ amplifier offset adjust trimpot for $0V\pm1mV$ at $I_{OUT2}$ amplifier output. - 4. Connect MSB (Bit 1) to "Logic 1" and all other bits to "Logic 0". - 5. Adjust $I_{OUT1}$ amplifier offset adjust trimpot for 0V $\pm 1$ mV at $V_{OUT}$ . #### **Gain Adjustment** - 1. Connect all digital inputs to V+. - 2. Monitor V<sub>OUT</sub> for a -V<sub>REF</sub> (1<sup>1</sup>/<sub>2</sub><sup>8</sup>) volts reading. - 3. To increase $V_{OUT}$ , connect a series resistor, R2, of up to $250\Omega$ between $V_{OUT}$ and $R_{FEEDBACK}$ . - 4. To decrease $V_{OUT}$ , connect a series resistor, R1, of up to $250\Omega$ between the reference voltage and the $V_{REF}$ terminal. #### Bipolar (Offset Binary) Operation - AD7533 The circuit configuration for operating the AD7533 in the bipolar mode is given in Figure 3. Using offset binary digital input codes and positive and negative reference voltage values, 4-Quadrant multiplication can be realized. The "Digital Input Code/Analog Output Value" table for bipolar mode is given in Table 4. A "Logic 1" input at any digital input forces the corresponding ladder switch to steer the bit current to $I_{OUT1}$ bus. A "Logic 0" input forces the bit current to $I_{OUT2}$ bus. For any code the $I_{OUT1}$ and $I_{OUT2}$ bus currents are complements of one another. The current amplifier at $I_{OUT2}$ changes the polarity of $I_{OUT2}$ current and the transconductance amplifier at $I_{OUT1}$ output sums the two currents. This configuration doubles the output range. The difference current resulting at zero offset binary code, (MSB = "Logic 1", all other bits = "Logic 0"), is corrected by using an external resistor, (10M $\Omega$ ), from $V_{REF}$ to $I_{OUT2}$ . **TABLE 4. UNIPOLAR BINARY CODE - AD7533** | DIGITAL INPUT<br>MSB LSB | (NOTE 1) NOMINAL ANALOG OUTPUT | |--------------------------|----------------------------------------| | 1111111111 | $-V_{REF}(\frac{511}{512})$ | | 100000001 | $-V_{REF}\left(\frac{1}{512}\right)$ | | 100000000 | 0 | | 0111111111 | $+V_{REF}\left(\frac{1}{512}\right)$ | | 000000001 | $+V_{REF}\left(\frac{511}{512}\right)$ | | 000000000 | $+V_{REF}\left(\frac{512}{512}\right)$ | #### NOTES: - 1. VOLIT as shown in the Functional Diagram. - 2. Nominal Full Scale for the circuit of Figure 6 is given by: $$FSR = V_{REF} \left( \frac{1023}{512} \right).$$ 3. Nominal LSB magnitude for the circuit of Figure 3 is given by: $$LSB = V_{REF} \left( \frac{1}{512} \right).$$ FIGURE 4. 10-BIT AND SIGN MULTIPLYING DAC #### **Offset Adjustment** - 1. Adjust V<sub>REF</sub> to approximately +10V. - 2. Connect all digital inputs to "Logic 1". - 3. Adjust $I_{OUT2}$ amplifier offset adjust trimpot for $0V\pm1mV$ at $I_{OUT2}$ amplifier output. - 4. Connect MSB (Bit 1) to "Logic 1" and all other bits to "Logic 0". - 5. Adjust $I_{\mbox{OUT}1}$ amplifier offset adjust trimpot for 0V $\pm 1 \mbox{mV}$ at $\mbox{V}_{\mbox{OUT}}.$ #### **Gain Adjustment** - 1. Connect all digital inputs to V+. - 2. Monitor V<sub>OUT</sub> for a -V<sub>REF</sub> (1 2<sup>-9</sup>) volts reading. - 3. To increase $V_{OUT}$ , connect a series resistor of up to 250 $\Omega$ between $V_{OUT}$ and $R_{FEEDBACK}$ . - 4. To decrease $V_{OUT}$ , connect a series resistor of up to $250\Omega$ between the reference voltage and the $V_{RFF}$ terminal. FIGURE 5. PROGRAMMABLE FUNCTION GENERATOR $$V_{OUT} = -V_{IN/D}$$ Where: $$D = \frac{Bit \ 1}{2^1} + \frac{Bit \ 2}{2^2} + \dots \frac{Bit \ 8}{2^2}$$ $$\left(0 \le D \le \frac{255}{256}\right)$$ FIGURE 6. DIVIDER (DIGITALLY CONTROLLED GAIN) $$V_{OUT} = V_{REF} \left[ \frac{R_2}{R_1 + R_2} - \left( \frac{R_1 D}{R_1 + R_2} \right) \right]$$ Where D = $$\frac{\text{Bit 1}}{2^1} + \frac{\text{Bit 2}}{2^2} + \dots \frac{\text{Bit 8}}{2^8}$$ $$\left(0 \le D \le \frac{255}{256}\right)$$ FIGURE 7. MODIFIED SCALE FACTOR AND OFFSET # Die Characteristics ## **DIE DIMENSIONS:** 101 mils x 103 mils (2565micrms x 2616micrms) #### **METALLIZATION:** Type: Pure Aluminum Thickness: 10 ±1kÅ ## PASSIVATION: Type: PSG/Nitride PSG: 7 ±1.4kÅ Nitride: 8 ±1.2kÅ ## PROCESS: **CMOS Metal Gate** # Metallization Mask Layout ## AD7523, AD7533 # AD7523, AD7533 | 7 | | | | |------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | Sales Office Headqu | | • | | | may result from its use. No license is g | | use; nor for any infringements of patents or other rights of third<br>atent or patent rights of Intersil or its subsidiaries.<br>oducts, see web site http://www.intersil.com | parties whi | | notice. Accordingly, the reader is caut | ioned to verify that data sheets are current befo | to make changes in circuit design and/or specifications at any<br>ore placing orders. Information furnished by Intersil is believed t | to be accura | | All Intersil semiconductor pr | oducts are manufactured, assemble | d and tested under <b>ISO9000</b> quality systems cer | tification | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | P. O. Box 883, Mail Stop 53-204 Melbourne, FL 32902 TEL: (407) 724-7000 FAX: (407) 724-7240 Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05 Taiwan Limited 7F-6, No. 101 Fu Hsing North Road Taipei, Taiwan Republic of China TEL: (886) 2 2716 9310 FAX: (886) 2 2715 3029